Software Documents bq2980 #### ZHCSHD3C-OCTOBER 2017-REVISED MAY 2018 # bq2980xy 适用于快充/闪充式单节锂离子电池和锂聚合物电池的具有集成式 高侧 NFET 驱动器的电压、电流、温度保护器 #### 特性 - 电压保护 - 过压 (OV): ±10mV - 欠压 (UV): ±20mV - 电流保护 - 充电过流 (OCC): ±1mV - 放电过流 (OCD): ±1mV - 放电短路 (SCD): ±5mV - 温度保护 - 过热 (OT) - 低温 (UT) - 其他 特性 - 支持低至 1mΩ 的感应电阻器 (R<sub>SNS</sub>) - 高侧保护 - 高 Vgs FET 驱动器 - 0V 充电 - CTR 引脚实现对系统复位/关断的 FET 超驰控 - 通过外部 PTC 热敏电阻对 CTR 配置二次过热 保护 - 电流消耗 - 正常模式: 4μA - 关断模式: 0.1μA (最大值) - 封装 #### - 8 引脚 X2QFN: 1.50 x 1.50 x 0.37mm #### 2 应用 - 智能手机 - 平板电脑 - 移动电源 - 可佩戴产品 # 3 说明 bq2980xy 系列器件采用集成式电荷泵 FET 驱动器, 为 1 个串联锂离子和锂聚合物电池组提供高侧初级电 池单元保护,从而在整个电池单元电压范围内提供一致 的 Rdson。为了提高系统热性能,bq2980 器件的高精 度支持使用低至 1mΩ 的感应电阻。 bq2980 器件中的 CTR 引脚可以配置为通过主机控制 超驰 FET 驱动器,以实现系统复位或关断功能。也可 以将 CTR 引脚配置为与外部正温度系数 (PTC) 热敏电 阻连接,与内部模温传感器共同实现 FET OT 保护。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | | | | | | | |----------|-------|--------------------------|--|--|--|--|--|--| | bg2980xy | X2QFN | 1.50mm × 1.50mm × 0.37mm | | | | | | | (1) 如需了解所有可用封装,请参阅可订购产品附录和器件配置选 # 简化原理图 Copyright © 2017, Texas Instruments Incorporated Changes from Original (October 2017) to Revision A **Page** | | 目: | 录 | | | |---------------------------------|----------------------------------------------------------------------------------------|----|-------------------------|------| | 1<br>2<br>3<br>4<br>5<br>6<br>7 | 特性 | 11 | 8.3 Feature Description | | | | 修订历史记录<br>ges from Revision B (February 2018) to Revision C | | | Page | | Cł | 添加 将 0V 充电添加至 特性<br>nanged Device Configuration Options<br>更改 Undervoltage (UV) Status | | | | | | ges from Revision A (January 2018) to Revision B nanged Device Configuration Options | | | Page | | | <u> </u> | | | | # 5 Device Configuration Options | | bq2980xy Device Family with ZVCHG (0-V Charging) Enabled | | | | | | | | | | | | | |-------------------------|----------------------------------------------------------|---------------------|------------|----------------------|-------------|----------------------|-------------|----------------------|-------------|-------------------|---------|--------------------|---------| | PART<br>NUMBER | OVP<br>(V) | OVP<br>DELAY<br>(s) | UVP<br>(V) | UVP<br>DELAY<br>(ms) | OCC<br>(mV) | OCC<br>DELAY<br>(ms) | OCD<br>(mV) | OCD<br>DELAY<br>(ms) | SCD<br>(mV) | SCD<br>DELAY (µs) | OT (°C) | CTR/<br>PTC Config | UV_Shut | | bq298000 | 4.475 | 1.25 | 2.600 | 144 | -8 | 8 | 8 | 8 | 20 | 250 Fixed | 85 | CTR | Enabled | | bq298006 <sup>(1)</sup> | 4.475 | 1.00 | 2.500 | 20 | -12 | 16 | 14 | 16 | 40 | 250 Fixed | 75 | CTR | Enabled | | bq298009 <sup>(1)</sup> | 4.500 | 1.00 | 2.900 | 20 | -18 | 8 | 30 | 16 | 40 | 250 Fixed | Disable | CTR | Enabled | | bq298010 <sup>(1)</sup> | 4.500 | 1.00 | 2.900 | 20 | -10 | 8 | 20 | 16 | 30 | 250 Fixed | Disable | CTR | Enabled | | bq298012 <sup>(1)</sup> | 4.300 | 1.00 | 2.750 | 144 | -4 | 8 | 14 | 20 | 30 | 250 Fixed | Disable | CTR | Enabled | | bq298015 <sup>(1)</sup> | 4.440 | 1.25 | 2.800 | 144 | -8 | 8 | 8 | 8 | 20 | 250 Fixed | 85 | CTR | Enabled | <sup>(1)</sup> Contact TI for orderable device information. # 6 Pin Configuration and Functions ### **Pin Functions** | NUMBER | NAME | TYPE | DESCRIPTION | |--------|------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | BAT | I <sup>(1)</sup> | BAT voltage sensing input | | 2 | VDD | Р | Supply voltage | | 3 | VSS | _ | Device ground | | 4 | CS | I | Current sensing input (connect to PACK- side of the sense resistor) | | 5 | CTR | I | Active high control pin to open FET drivers and shut down the device. It can be configured to enable an internal pull-up and connect the CTR pin to an external PTC for OT protection. | | 6 | PACK | I | Pack voltage sensing pin | | 7 | DSG | 0 | DSG FET driver | | 8 | CHG | 0 | CHG FET driver | (1) I = input, O = output, P = power # 7 Specifications # 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |---------------------------------------|------|------|-----|------| | Supply voltage | VDD | -0.3 | 6 | V | | | PACK | -0.3 | 24 | | | lament coalta a a | BAT | -0.3 | 6 | V | | Input voltage | CS | -0.3 | 0.3 | V | | | CTR | -0.3 | 5 | | | Outrot valtage | CHG | -0.3 | 20 | \/ | | Output voltage | DSG | -0.3 | 20 | V | | Storage temperature, T <sub>stg</sub> | | -55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | \/ | Floatroototic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±250 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | | |------------------------|----------------|-----------------------|--------------------------------|------|--| | Supply voltage | VDD | 1.5 | 5.5 | V | | | | PACK | 0 | 20 | | | | Input voltage | BAT | 1.5 | 5.5 | V | | | Input voltage | CS | -0.25 | 0.25 | V | | | | CTR | 0 | 5 | | | | Outrot caltage | CHG | V <sub>SS</sub> | VDD + VDD × A <sub>FETON</sub> | V | | | Output voltage | DSG | V <sub>SS</sub> VDD + | | V | | | Operating temperature, | T <sub>A</sub> | -40 | 85 | °C | | #### 7.4 Thermal Information | | | bq2980xy | | |----------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | RUG (X2QFN) | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 171.8 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 75 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 94.7 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 2.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 94.9 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 7.5 Electrical Characteristics Typical values stated at $T_A$ = 25°C and VDD = 3.6 V. MIN/MAX values stated with $T_A$ = -40°C to +85°C and VDD = 3 to 5 V unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|------|------|------| | SUPPLY CUR | RENT CONSUMPTION | | | | | | | 1 | Normal mode supply | $V_{CHG}$ and $V_{DSG} > 5$ V, $C_{LOAD} = 8$ nF (typical 20 nA <sup>(1)</sup> ), VDD > 4.0 V | | 5 | 8 | μΑ | | INORMAL | current | $V_{CHG}$ and $V_{DSG} > 5$ V, $C_{LOAD} = 8$ nF (typical 20 nA <sup>(1)</sup> ), UVP < VDD < 3.9 V | | 4 | 6 | μΑ | | I <sub>FETOFF</sub> | Supply current with both FET drivers off | $V_{CHG} = V_{DSG} \le 0.2 \text{ V}$ | | 2 | 4 | μΑ | | I <sub>SHUT</sub> | Shutdown current | V <sub>PACK</sub> < VBAT, VDD = 1.5 V | | | 0.1 | μΑ | | N-CH FET DR | IVER, CHG and DSG | | | | | | | ٨ | FET driver gain factor, the | $V_{CHG}$ or $V_{DSG}$ = VDD + VDD × $A_{FETON}$ UVP < VDD < 3.9 V $C_{LOAD}$ = 8 nF | 1.65 | 1.75 | 1.81 | V/V | | A <sub>FETON</sub> | Vgs voltage to FET | $V_{CHG}$ or $V_{DSG}$ = VDD + VDD × $A_{FETON}$ VDD > 4.0 V $C_{LOAD}$ = 8 nF | 1.45 | 1.55 | 1.68 | V/V | | V <sub>FETOFF</sub> | FET driver off output voltage | $V_{FETOFF} = V_{CHG} - VSS$ or $V_{DSG} - VSS$<br>$C_{LOAD} = 8$ nF | | | 0.2 | V | | V <sub>DRIVER_SHUT</sub> | FET driver charge pump shut down voltage | VDD = V <sub>DRIVER_SHUT</sub> | 1.95 | 2 | 2.1 | V | | t <sub>rise</sub> (2) | FET driver rise time | $C_{LOAD}$ = 8 nF,<br>$V_{CHG}$ or $V_{DSG}$ rises from VDD to (2 × VDD) | | 400 | 800 | μs | | t <sub>fall</sub> | FET driver fall time | $C_{LOAD}$ = 8 nF,<br>$V_{CHG}$ or $V_{DSG}$ fall to $V_{FETOFF}$ | | 50 | 200 | μs | | I <sub>LOAD</sub> | FET driver maximum loading | | | | 10 | μA | | VOLTAGE PR | OTECTION | | | | | | | V <sub>OVP</sub> | Overvoltage detection range | Factory configured, 50-mV step | 3750 | | 5200 | mV | | | | $T_A = 25$ °C, CHG/DSG C <sub>LOAD</sub> < 1 $\mu$ A | -10 | | 10 | | | V <sub>OVP_ACC</sub> | Overvoltage detection accuracy | $T_A = 0$ °C to 60°C, CHG/DSG $C_{LOAD} < 1 \mu A$ | -15 | | 15 | mV | | | accuracy | $T_A = -40$ °C to +85°C, CHG/DSG $C_{LOAD} < 1 \mu A$ | -25 | | 25 | | | V <sub>OVP_HYS</sub> | Overvoltage release hysteresis voltage | Fixed at 200 mV | 150 | 200 | 250 | mV | | V <sub>UVP</sub> | Undervoltage detection range | Factory configured, 50-mV step | 2200 | | 3000 | mV | | | | T <sub>A</sub> = 25°C | 20 | | 20 | mV | | V <sub>UVP_ACC</sub> | Undervoltage detection accuracy | $T_A = 0$ °C to 60°C | 30 | | 30 | mV | | | accuracy | $T_A = -40$ °C to +85°C | -50 | | 50 | mV | | V <sub>UVP_HYS</sub> | Undervoltage release hysteresis voltage | Fixed at 200 mV | 150 | 200 | 250 | 1.0 | | R <sub>PACK-VSS</sub> | Resistance between PACK and VSS during UV fault | | 100 | 300 | 550 | kΩ | | CURRENT PR | ROTECTION | | | | | | | V <sub>OC</sub> | Overcurrent in charge<br>(OCC) and discharge<br>(OCD) range | Factory configured, 2-mV step. For OCC, the range is negative (min = $-64$ , max = $-4$ ). | 4 | | 64 | mV | <sup>(1)</sup> I<sub>NORMAL</sub> is impacted by the efficiency of the charge pump driving the CHG and DSG FETs. See Selection of Power FET for more details. (2) Specified by design. # **Electrical Characteristics (continued)** Typical values stated at $T_A$ = 25°C and VDD = 3.6 V. MIN/MAX values stated with $T_A$ = -40°C to +85°C and VDD = 3 to 5 V unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------|----------|-------|------| | | | | | 10 | | | | | | | | 20 | | | | | Chart aircuit in diagharga | | | 30 | | | | V <sub>SCD</sub> | Short circuit in discharge threshold | Factory configured | | 40 | | mV | | | | | | 60 | | | | | | | | 120 | | | | | | | | 200 | | | | | | < 20 mV | -1 | | 1 | | | V <sub>OC_ACC</sub> | Overcurrent (OCC, OCD1, OCD2, SCD) detection | 20 to approximately 55 mV | -3 | 2 | 3 | mV | | VOC_ACC | accuracy | 56 to approximately 100 mV | -5 | | 5 | 111. | | | | > 100 mV | -12 | | 12 | | | I <sub>PACK-VDD</sub> | Current sink between PACK<br>and VDD during current<br>fault. Used for load removal<br>detection | | 8 | | 24 | μΑ | | I <sub>OCD_REC</sub> | OCD, SCD recovery detection current | Sum of current from VDD and BAT during OCD or SCD fault | | | 55 | μΑ | | V <sub>OC_REL</sub> | OCC fault release threshold | (V <sub>BAT</sub> – V <sub>PACK</sub> ) | | 100 | | mV | | | OCD, SCD fault release threshold | (V <sub>PACK</sub> – V <sub>BAT</sub> ) | | -400 | | mV | | OVERTEMP | ERATURE PROTECTION <sup>(2)</sup> | | | | | | | T <sub>OT</sub> | Internal overtemperature threshold | Factory configured | | 75<br>85 | | °C | | T <sub>OT_ACC</sub> | Internal overtemperature detection accuracy | | -10 | | 10 | °C | | T <sub>OT_HYS</sub> | Internal overtemperature hysteresis | | 8 | 15 | 22 | °C | | PROTECTIO | ON DELAY <sup>(2)</sup> | | | | | | | | | | 0.2 | 0.25 | 0.3 | | | | • 1 | | 0.8 | 1 | 1.2 | | | t <sub>OVP</sub> | Overvoltage detection delay | Factory configured | 1 | 1.25 | 1.5 | S | | | | | 3.6 | 4.5 | 5.4 | | | | | | 16 | 20 | 24 | | | | Undervoltage detection | Factors and Council | 76.8 | 96 | 115.2 | | | t <sub>UVP</sub> | delay | Factory configured | 100 | 125 | 150 | ms | | | | | 115.2 | 144 | 172.8 | | | | | | 5.6 | 8 | 10.5 | | | | Overcurrent (OCC, OCD) | Factory configured | 12.4 | 16 | 19.6 | | | toc | detection delay | Factory configured | 16 | 20 | 24 | ms | | | | | 38.4 | 48 | 57.6 | | | t <sub>SCD</sub> | Short circuit discharge detection delay | Fixed configuration | 125 | 250 | 375 | μs | | t <sub>OT</sub> | Overtemperature detection delay | Fixed configuration | 3.6 | 4.5 | 5.4 | S | | FET OVER | RIDE/DEVICE SHUTDOWN CON | ITROL, CTR | | | | | | V <sub>IH</sub> | High-level input | | 1 | | | V | | $V_{IL}$ | Low-level input | | | | 0.4 | V | | V <sub>HYS</sub> | Hysteresis for V <sub>IH</sub> and V <sub>IL</sub> | | 200 | | | mV | # **Electrical Characteristics (continued)** Typical values stated at $T_A$ = 25°C and VDD = 3.6 V. MIN/MAX values stated with $T_A$ = -40°C to +85°C and VDD = 3 to 5 V unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------------------|-------------------------------|-----|-----|-----|-----------| | | Effective Internal pull-up | | | 1.5 | | | | R <sub>PULL_UP</sub> | resistance (to use with | Factory configured if enabled | 5 | | | $M\Omega$ | | | external PTC) | | 8 | | | | | ZVCHG (0-\ | / Charging) | | | | | | | V <sub>0CHGR</sub> | Charger voltage requires to start 0-V charging | | 2 | | | V | | V <sub>0INH</sub> | Battery voltage that inhibits 0-V charging | | | | 1 | V | # 7.6 Typical Characteristics # 8 Detailed Description #### 8.1 Overview The bq2980xy devices are high-side single-cell protectors designed to improve thermal performance by reducing power dissipation across the protection FETs. This is achieved with high-side protection with a built-in charge pump to provide higher Vgs to the FET gate voltage to reduce FET Rdson. Additionally, the device supports as low as a 1-m $\Omega$ sense resistor with $\pm$ 1-mV accuracy, resulting in lower heat dissipation at the sense resistor without compromising current accuracy. The bq2980 device implements a CTR pin that allows external control to open the power FETs, as well as shut down the device for low power storage. Optionally, the CTR pin can be configured to connect to a PTC and be used for overtemperature protection. ### 8.1.1 Device Configurability 表 1 provides guidance on possible configurations of the bq2980 device. 注 Texas Instruments preprograms devices: Devices are not intended to be further customized by the customer. ### 表 1. Device Configuration Range | | FAULT | RANGE | STEP<br>SIZE | UNIT | DELAY<br>SELECTION | CHG, DSG STATUS | RECOVERY<br>DESCRIPTION<br>(Non-Configurable) | |-------------|--------------------------------------------------------------------------------------|------------------------------------|--------------|------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------| | OV | Overvoltage | 3750 –<br>5200 | 50 | mV | 0.25, 1, 1.25,<br>4.5 s | CHG OFF | (200-mV hysteresis AND charger removal) OR (below OV threshold AND discharge load is detected) | | | | 2200 – | | | 20.06.425 | Option 1:<br>UV_SHUT enable<br>The device goes into<br>SHUTDOWN. | (200-mV hysteresis AND discharge load is removed before device shuts down) OR (above UV threshold AND charger connection) | | UV | Undervoltage | 3000 | 50 | mV | 20, 96, 125,<br>144 ms | Option 2:<br>UV_SHUT disable<br>DSG off, power<br>consumption drops<br>to I <sub>FETOFF</sub> , and the<br>device does not shut<br>down. | (200-mV hysteresis) OR<br>(above UV threshold AND<br>charger connection) | | осс | Overcurrent in Charge | -644 | 2 | mV | 8, 16, 20, 48 | CHG OFF | Detect a charger removal (V <sub>BAT</sub> – V <sub>PACK</sub> ) > 100-mV typical | | OCD | Overcurrent in<br>Discharge | 4 – 64 | 2 | mV | ms | | Detect a discharge load | | SCD | Short circuit in discharge | 10, 20, 30,<br>40, 60,<br>120, 200 | _ | mV | Fixed 250 µs | DSG OFF | removal<br>(V <sub>BAT</sub> – V <sub>PACK</sub> ) < 400-mV<br>typical | | ОТ | Overtemperature (through internal temperature sensor) | 75, 85 | _ | °C | Fixed 4.5 s | CHG and DSG OFF | Fixed 15°C hysteresis | | OT<br>(PTC) | Internal pull-up resistor<br>for OT with PTC<br>(through external PTC<br>on CTR pin) | 1.5, 5, 8 | _ | ΜΩ | _ | CHG and DSG OFF | Voltage on CTR pin drops<br>below CTR V <sub>IL</sub> level | #### 8.2 Functional Block Diagram Copyright © 2017, Texas Instruments Incorporated ### 8.3 Feature Description #### 8.3.1 Overvoltage (OV) Status The device detects an OV fault when $V_{BAT} > V_{OVP}$ (OV threshold) during charging. If this condition exists for longer than the OV delay ( $t_{OVP}$ ), the CHG output is driven to $V_{FETOFF}$ to turn off the CHG FET. The OV status is released and the CHG output rises to HIGH, that is, $V_{CHG} = VDD \times (1 + A_{FETON})$ , if one of the following conditions occurs: - When V<sub>BAT</sub> is < (V<sub>OVP</sub> V<sub>OVP\_HYS</sub>) and the charger is removed or - When V<sub>BAT</sub> is < V<sub>OVP</sub> and a discharge load is detected. The device detects the charger is removed if $(V_{PACK} - V_{BAT}) < 100$ -mv typical. To detect if a load is attached, the device checks if $(V_{BAT} - V_{PACK}) > 400$ -mv typical. ### 8.3.2 Undervoltage (UV) Status The device detects a UV fault when the battery voltage measured is below the UV threshold ( $V_{UVP}$ ). If this condition exists for longer than the UV delay ( $t_{UVP}$ ), the DSG output is driven to $V_{FETOFF}$ to turn off the DSG FET. By default, a UV\_SHUT option is enabled. During the UV fault state, the device goes into SHUTDOWN mode to preserve the battery. In SHUTDOWN mode, the CHG output is driven to the PACK voltage. That means, the CHG FET can be turned on if a charger is connected and both VDD and PACK meet the ZVCHG turn-on conditions. The PACK pin is internally pulled to VSS through R<sub>PACK-VSS</sub>. This is to determine if the charger is disconnected on the PACK+ terminal before shutting down the device. It is also to ensure the device does not falsely wake up from SHUTDOWN mode due to noise. The UV status is released and the DSG output rises to HIGH, that is, $V_{DSG} = VDD \times (1 + A_{FETON})$ , if one of the following conditions occurs: - When V<sub>BAT</sub> is > (V<sub>UVP</sub> + V<sub>UVP</sub> HYS) and the discharge load is removed or - When V<sub>BAT</sub> is > V<sub>UVP</sub> and a charger is connected. The device detects that the charger is attached if $(V_{PACK} - V_{BAT}) > 700$ -mV typical. To detect for load removal, the device checks if $(V_{BAT} - V_{PACK}) < 400$ -mV typical. # Feature Description (接下页) Alternatively, a UV\_SHUT disable option is available upon request. In this option, DSG is turned off, and the device does not go into SHUTDOWN mode during a UV fault. The power consumption is reduced to $I_{\text{FETOFF}}$ . The PACK pin is still internally pulled to VSS through $R_{\text{PACK-VSS}}$ . To recover UV with this option, one of the following conditions must occur: - When $V_{BAT}$ is > $(V_{UVP} + V_{UVP HYS})$ or - When V<sub>BAT</sub> is > V<sub>LIVP</sub> and a charger is connected. ### 8.3.3 Overcurrent in Charge (OCC) Status The bq2980 device detects a current fault by monitoring the voltage drop across an external sense resistor ( $R_{SNS}$ ) between the CS and VSS pins. The device detects an OCC fault when ( $V_{CS} - VSS$ ) < OCC threshold ( $-V_{OC}$ ). If this condition exists for longer than the OCC delay ( $t_{OC}$ ), the CHG output is driven to $V_{FETOFF}$ to turn off the CHG FET. The OCC status is released and the CHG output rises to HIGH, that is $V_{CHG} = VDD \times (1 + A_{FETON})$ , if $(V_{BAT} - V_{PACK}) > 100$ mV, indicating a charger is removed. #### 8.3.4 Overcurrent in Discharge (OCD) and Short Circuit in Discharge (SCD) Status The bq2980 device detects a current fault by monitoring the voltage drop across an external sense resistor ( $R_{SNS}$ ) between the CS and VSS pins. The device applies the same method to detect OCD and SCD faults and applies the same recovery scheme to release the OCD and SCD faults. The device detects an OCD fault when $(V_{CS} - VSS) > OCD$ threshold $(+V_{OC})$ . If this condition exists for longer than the OCD delay $(t_{OC})$ , the DSG output is driven to $V_{FETOFF}$ to turn off the DSG FET. The SCD detection is similar to OCD, but uses the SCD threshold $(V_{SCD})$ and SCD delay $(t_{SCD})$ time. During an OCD or SCD state, the device turns on the recovery detection circuit. An internal current sink ( $I_{PACK}$ – $_{VDD}$ ) is connected between the PACK and VDD pins, and the device consumes $I_{OC\_REC}$ during the OCD and SCD fault until recovery is detected. The OCD or SCD status is released and the DSG output rises to HIGH, that is $V_{DSG} = VDD \times (1 + A_{FETON})$ , if $(V_{RAT} - V_{PACK}) < 400 \text{ mV}$ , indicating a discharge load is removed. #### 8.3.5 Overtemperature (OT) Status The device has a built-in internal temperature sensor for OT protection. The sensor detects OT when the internal temperature measurement is above the internal overtemperature threshold $(T_{OT})$ . If this condition exists for longer than the OT delay $(t_{OT})$ , both CHG and DSG outputs are driven to $V_{FETOFF}$ to turn off the CHG and DSG FETs. The OT state is released and the CHG and DSG outputs rise to HIGH, that is $V_{CHG}$ and $V_{DSG} = VDD \times (1 + A_{FETON})$ , if the internal temperature measurement falls below $(T_{OT} - T_{OT\_HYS})$ . #### 8.3.6 Charge and Discharge Driver The device has a built-in charge pump to support high-side protection using an NFET. When the drivers are on, the CHG and DSG pins are driven to the VDD $\times$ (1 + A<sub>FETON</sub>) voltage level. This means the Vgs across the CHG or DSG FET is about (VDD $\times$ A<sub>FETON</sub>). When the drivers are turned off, the CHG and/or DSG output is driven to V<sub>FETOFF</sub>. The charge pump requires VDD > $V_{DRIVER\_SHUT}$ to operate. When VDD falls below this threshold, the DSG output is off. The CHG output can be turned on if the 0-V charging condition is met. See ZVCHG (0-V Charging) for more details. #### 8.3.7 CTR for FET Override and Device Shutdown The CTR pin is an active-high input pin, which can be controlled by the host system to turn off both CHG and DSG outputs momentarily to reset the system, shut down the system for low-power storage, or as a necessary shutdown if the host detects a critical system error. # Feature Description (接下页) The CTR pin uses a 4.5-s timer (same specification tolerance as the $t_{\text{OVP}}$ delay 4.5-s option) to differentiate a reset and shutdown signal. CHG and DSG are off when $V_{\text{CTR}} > \text{CTR} \ V_{\text{IH}}$ for $> 200 \ \mu \text{s}$ . Counting from the start of $V_{\text{CTR}} > V_{\text{IH}}$ , if $V_{\text{CTR}}$ drops below $V_{\text{IL}}$ within 3.6 s, CHG and DSG simply turn back on. If CTR remains HIGH for $> 5.4 \ \text{s}$ , the device enters SHUTDOWN mode. With this timing control, the system designer can use an RC circuit to implement either a host-controlled power-on-reset or a system shutdown. 图 7. CTR Level in Rising and Falling Direction 注 - CTR shuts down the device only when V<sub>CTR</sub> is HIGH for > 5.4 s AND when there is no OV or OT fault present. - The CTR V<sub>IH</sub> level is the voltage level at which the CTR pin is considered HIGH in the positive direction as voltage increases. There is a minimum hysteresis designed into the logic level; therefore, as voltage decreases, CTR is considered HIGH at the (V<sub>IH</sub> – V<sub>HYS</sub>) level. - The FET override and the shutdown functions are not available if the CTR pull-up is enabled. See CTR for PTC Connection for details. 图 8. System Reset Function Implementation 图 9. Potential System-Controlled Shutdown Implementation # Feature Description (接下页) #### 8.3.8 CTR for PTC Connection If any of the CTR pull-up resistors are selected, the device assumes a PTC is connected to the CTR pin. There are three internal pull-up options: 1.5 M $\Omega$ , 5 M $\Omega$ , or 8 M $\Omega$ . The internal pull-up allows a PTC to be connected between the CTR pin and VSS. This turns the CTR pin to detect an overtemperature fault through an external PTC, as shown in 20 10. Copyright © 2017, Texas Instruments Incorporated #### 图 10. Connecting PTC to CTR Pin for Overtemperature Protection When any of the CTR internal pull-up resistors are selected (factory configured), an active-high signal ( $V_{CTR} > CTR V_{IH}$ ) on CTR turns off both CHG and DSG outputs, but it does not shut down the device. As temperature goes up, the PTC resistance increases and when the voltage divided by the internal $R_{PULL\_UP}$ and the $R_{PTC}$ is > CTR $V_{IH}$ , the CHG and DSG outputs are turned off. As temperature falls and the PTC resistance decreases, the CHG and DSG outputs turn back on when $(V_{CTR} < CTR \ V_{IL})$ . # 8.3.9 ZVCHG (0-V Charging) The bq2980 device is ZVCHG enabled. The CHG output can be turned on if $V_{BAT}$ is $> V_{OINH}$ and the charger voltage at PACK+ is $> V_{OCHGR}$ , even when the device VDD is below the nominal operation voltage range. #### 8.4 Device Functional Modes #### 8.4.1 Power Modes #### 8.4.1.1 Power-On-Reset (POR) The device powers up in SHUTDOWN mode, assuming a UV fault. To enter NORMAL mode, both $V_{BAT}$ and $V_{PACK}$ must meet the UV recovery requirement. In summary, if UV\_SHUT is enabled, $(V_{BAT} > V_{UVP})$ and $V_{PACK}$ detecting a charger connection are required to enter NORMAL mode. If UV\_SHUT is disabled, $(V_{BAT} > V_{UVP})$ and $(V_{PACK} >$ the minimum value of VDD) are required to enter NORMAL mode. See SHUTDOWN Mode for more details. During the ZVCHG operation mode, the CHG pin is internally connected to PACK when the device is in SHUTDOWN mode. If both $V_{BAT}$ and $V_{PACK}$ meet the ZVCHG condition (see *ZVCHG (0-V Charging)* for details), CHG is on, even if UV recovery conditions are not met. #### 8.4.1.2 NORMAL Mode In NORMAL mode, all configured protections are active. No fault is detected, and both CHG and DSG drivers are enabled. For the bq2980 device, if none of the internal CTR pull-up resistor options is selected, $V_{CTR}$ must be < CTR $V_{II}$ for CHG and DSG to be on. #### 8.4.1.3 FAULT Mode If a protection fault is detected, the device enters FAULT mode. In this mode, the CHG or DSG driver is pulled to $V_{\text{FETOFF}}$ to turn off the CHG or DSG FETs. # Device Functional Modes (接下页) #### 8.4.1.4 SHUTDOWN Mode This mode is the lowest power-consumption state of the device, with both CHG and DSG turned off. The two conditions to enter SHUTDOWN mode are as follows: - Undervoltage (UV): If the device is configured with UV\_SHUT enabled, when UV protection is triggered, the device enters SHUTDOWN mode. See *Undervoltage (UV) Status* for details. - CTR control: When CTR is HIGH for > 5.4 s, the device enters SHUTDOWN mode. See CTR for FET Override and Device Shutdown for details. If the internal CTR pull-up is enabled, a HIGH at CTR does not activate the shutdown process. This is because when the internal pull-up is enabled, the CTR pin is configured for use with an external PTC for overtemperature protection, and the CTR functionality is disabled. # 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information #### 9.1.1 Test Circuits for Device Evaluation 1. Test Power Consumption (Test Circuit 1) This setup is suitable to test for device power consumption at different power modes. VS1 is a voltage source that simulates a battery cell. VS2 is used to simulate a charger and load under different power mode conditions. I1 is a current meter that monitors the device power consumption at different modes. I2 is a current meter that monitors the PACK pin current. The $I_{PACK}$ current is insignificant in most operation modes. If a charger is connected (VS2 has a positive voltage), but the device is still in SHUTDOWN mode, I2 reflects the $I_{PACK}$ current drawing from the charger due to the internal $R_{PACK-VSS}$ resistor. 2. Test CHG and DSG Voltage and Status (Test Circuit 2) This setup is suitable to test $V_{CHG}$ and $V_{DSG}$ levels or monitor the CHG and DSG status at different operation modes. It is not suitable to measure power consumption of the device, because the meters (or scope probes) connected to CHG and/or DSG increase the charge pump loading beyond the normal application condition. Therefore, the current consumption of the device under this setup is greatly increased. 3. Test for Fault Protection (Test Circuit 3) This setup is suitable to test OV, UV, OCD, OCD, and SCD protections. Voltage protection: Adjust VS1 to simulation OV and UV. TI recommends having 0 V on VS3 during the voltage test to avoid generating multiple faults. Adjust VS2 to simulate the charger/load connection or disconnection. Combine with test circuit 1 to monitor power consumption, or combine with test circuit 2 to monitor CHG and DSG status. Test example for OV fault and OV recovery by charger removal: - 1. Adjust both VS1 and VS2 > OVP threshold. - As the device triggers for OVP and CHG is open, VS2 can be set to a maximum expected charger voltage as if in an actual application when CHG is open, and charger voltage may regulate to the maximum setting. - 3. To test for OV recovery, adjust VS1 below $(V_{OVP} V_{OVP\_Hys})$ . Reduce the VS2 voltage so that (VS2 VS1) < 100 mV (to emulate removal of a charger). #### Current protection: Similar to the voltage protection test, adjust VS3 to simulate OCC, OCD, and SCD thresholds. Use VS2 to simulate a charger/load status. TI recommends setting VS1 to the normal level to avoid triggering multiple faults. 注 It is normal to observe CHG or DSG flipping on and off if VS2 is not set up properly to simulate a charger or load connection/disconnection, especially when the voltage source is used to simulate fault conditions. It is because an improper VS2 setting may mislead the device to sense a recovery condition immediately after a fault protection is triggered. 图 14. Test Circuit 4 # Application Information (接下页) ### 4. Test for CTR Control (Test Circuit 4) This setup is suitable to test for CTR control. Adjust VS4 above or below the CTR $V_{IH}$ or $V_{IL}$ level. Combine with test circuit 1 to observe the power consumption, or combine with test circuit 2 to observe the CHG and DSG status. #### 9.1.2 Test Circuit Diagrams #### 9.1.3 Using CTR as FET Driver On/Off Control Normally, CTR is not designed as a purely on/off control of the FET drivers, because there is a timing constriction on the pin. The following is a list of workarounds to implement the CTR as an on/off switch to the FET drivers. 1. Switching CTR from high to low with less than 3.6 s: 图 13. Test Circuit 3 If the application only requires turning off the FET drivers in < 3.6 s, then the CTR pin can simply be viewed as an on/off switch of the FET drivers. That means, after the CTR pin is pulled high, the application will pull the CTR pin back low in < 3.6 s. 2. Applying a voltage on PACK to prevent the device from entering SHUTDOWN mode: When the CTR pin is be pulled high for > 3.6 s, there is a chance the device may go into SHUTDOWN mode. If the CTR pin is high for > 5.4 s, the device will be in SHUTDOWN mode. For applications that may use the CTR to keep the FET drivers off for > 3.6 s, the workaround is to keep $V_{PACK}$ within the VDD recommended operating range while the CTR is pulled high to prevent the device from entering SHUTDOWN mode. The device is forced to stay in NORMAL mode with this method. Because the PACK pin is also connected to the PACK terminal, the system designer should have a blocking diode to protect the GPIO (that controls the CTR pin) from high voltage. # Application Information (接下页) During the time CTR is high voltage on PACK must be applied. Otherwise, device will enter SHUTDOWN mode When CTR is pulled high (FETs off), the system ensures: - 1. Voltage on PACK is applied before pulling CTR high or - 2. Voltage on PACK is applied within 3.6 s after CTR is pulled high. When CTR is pulled low (FET on), the system ensures: Voltage on PACK is still applied before pulling CTR low. Copyright ©2017, Texas Instruments Incorporated ### 图 15. PACK Voltage Timing With Switching CTR As On/Off Control of FET Drivers # 9.2 Typical Application ### 9.2.1 bq2980 Configuration 1: System-Controlled Reset/Shutdown Function Copyright © 2017, Texas Instruments Incorporated 图 16. bq2980 Reference Schematic Configuration 1 #### 9.2.1.1 Design Requirements For this design example, use the parameters listed 表 2. 表 2. Recommended Component Selection | | PARAMETER | TYP | MAX | UNIT | COMMENT | | | | |-------------------|------------------------------------------------------------------------------|-----|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | R <sub>PACK</sub> | PACK resistor | _ | 2 | kΩ | This resistor is used to protect the PACK pin from a reserve charging current condition. | | | | | $R_{VDD}$ | VDD filter resistor | _ | 300 | Ω | | | | | | $C_{VDD}$ | VDD filter capacitor | 0.1 | 1 | μF | | | | | | R <sub>BAT</sub> | BAT resistor (for safety. To limit current if BAT pin is shorted internally) | 20 | _ | Ω | This resistor limits current if the BAT pin is shorted to ground internally. BAT is used for voltage measurement for OV and UV. A larger resistor value can impact the voltage measurement accuracy. | | | | | R <sub>CTR</sub> | CTR resistor (optional for ESD) | 100 | _ | Ω | This is optional for ESD protection and is highly dependent on the PCB layout. | | | | #### 9.2.1.2 Detailed Design Procedure - Determine if a CTR for FET override or an improved voltage measurement function is required in the battery pack design. - Check the cell specification and system requirement to determine OV and UV levels. - Define the sense resistor value and system requirement to determine OCC, OCD, and SCD levels. For example, with a 1-m $\Omega$ sense resistor and OCC, OCD, and SCD, the requirement is 6 A, 8 A, and 20 A, respectively. The OCC threshold should be set to 6 mV, the OCD threshold should be at 8 mV, and the SCD threshold should be at 20 mV. - Determine the required OT protection threshold. The OT fault turns off the CHG and the DSG, so the threshold must account for the highest allowable charge and discharge temperature range. - When a decision is made on the various thresholds, search for whether a device configuration is available or contact the local sales office for more information. #### 9.2.1.3 Selection of Power FET The high-side driver of the bq2980 device limits the Vgs below 8 V with a 4.4-V battery cell. This means the device can work with a power FET with an absolute maximum rating as low as ±8 V Vgs, which is common in smartphone applications. Additionally, TI highly recommends using a low gate leakage FET around 6-V to 7-V Vgs range. The power FET on the bq2980 evaluation module has the following typical gate leakage. TI recommends selecting a similar gate leakage FET for the design. 图 17. Power FET (on bq2980 EVM) Gate Leakage Versus Vgs #### 9.2.1.4 Application Curves 图 19. Undervoltage (UV) Protection The RC values used in this example are for reference only. System designers should depend on their pull-up voltage and RC tolerance to add any additional margin. TI also recommends users keep the delay time below 3.6 s, if possible, for the reset function. ### 图 20. Short Circuit (SCD) Protection # 图 21. Setup CTR for System Reset (Using 5 M $\Omega$ and 1 μF RC) The RC values used in this example are for reference only. System designers should depend on their pull-up voltage and RC tolerance to add any additional margin. TI also recommends users keep the delay time below 5.4 s, if possible, for the shutdown function. 图 22. Setup CTR for System Shutdown (Using 5 M $\Omega$ and 1 $\mu$ F RC) # 9.2.2 bq2980 Configuration 2: CTR Function Disabled Copyright © 2017, Texas Instruments Incorporated 图 23. bq2980 Reference Schematic Configuration 2 # 9.2.3 bq2980 Configuration 3: PTC Thermistor Protection Copyright © 2017, Texas Instruments Incorporated 图 24. bq2980 Reference Schematic Configuration 3 # 10 Power Supply Recommendations The device supports single-cell Li-Ion and Li-Polymer batteries of various chemistries with a maximum VDD below 5.5 V. # 11 Layout ### 11.1 Layout Guidelines - Place the components to optimize the layout. For example, group the high-power components like cell pads, PACK+ and PACK- pads, power FETs, and R<sub>SNS</sub> together, allowing the layout to optimize the power traces for the best thermal heat spreading. - 2. Separate the device's VSS and low-power components to a low-current ground plane. Both grounds can meet at R<sub>SNS</sub>. - 3. Place the VDD RC filter close to the device's VDD pin. # 11.2 Layout Example 图 25. Component Placement and Grounding Pattern Example #### 12 器件和文档支持 #### 12.1 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 12.2 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 ### 12.3 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.4 静电放电警告 ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。 **ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 12.5 术语表 SLYZ022 — TI 术语表。 这份术语表列出并解释术语、缩写和定义。 # 13 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。 # RUG0008A # **PACKAGE OUTLINE** # X2QFN - 0.4 mm max height PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14 5M - per ASME Y14.5M. 2. This drawing is subject to change without notice. ### **EXAMPLE BOARD LAYOUT** # RUG0008A # X2QFN - 0.4 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) $3.\ For\ more\ information,\ see\ Texas\ Instruments\ literature\ number\ SLUA271\ (www.ti.com/lit/slua271).$ # **EXAMPLE STENCIL DESIGN** # RUG0008A # X2QFN - 0.4 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### 重要声明和免责声明 TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。 所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。 TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2018 德州仪器半导体技术(上海)有限公司 27-Feb-2021 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | BQ298000RUGR | ACTIVE | X2QFN | RUG | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 51 | Samples | | BQ298000RUGT | ACTIVE | X2QFN | RUG | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 51 | Samples | | BQ298006RUGR | ACTIVE | X2QFN | RUG | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 5I<br>06 | Samples | | BQ298006RUGT | ACTIVE | X2QFN | RUG | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 5I<br>06 | Samples | | BQ298009RUGR | ACTIVE | X2QFN | RUG | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 5I<br>09 | Samples | | BQ298009RUGT | ACTIVE | X2QFN | RUG | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 5I<br>09 | Samples | | BQ298010RUGR | ACTIVE | X2QFN | RUG | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 5I<br>10 | Samples | | BQ298010RUGT | ACTIVE | X2QFN | RUG | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 5I<br>10 | Samples | | BQ298012RUGR | ACTIVE | X2QFN | RUG | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 5I<br>12 | Samples | | BQ298012RUGT | ACTIVE | X2QFN | RUG | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 5I<br>12 | Samples | | BQ298015RUGR | ACTIVE | X2QFN | RUG | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 5I<br>15 | Samples | | BQ298015RUGT | ACTIVE | X2QFN | RUG | 8 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 5I<br>15 | Samples | | BQ298018RUGR | ACTIVE | X2QFN | RUG | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | 5I<br>18 | Samples | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. # PACKAGE OPTION ADDENDUM 27-Feb-2021 (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 27-Feb-2021 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | BQ298000RUGR | X2QFN | RUG | 8 | 3000 | 180.0 | 9.5 | 1.69 | 1.69 | 0.63 | 4.0 | 8.0 | Q2 | | BQ298000RUGT | X2QFN | RUG | 8 | 250 | 180.0 | 9.5 | 1.69 | 1.69 | 0.63 | 4.0 | 8.0 | Q2 | | BQ298006RUGR | X2QFN | RUG | 8 | 3000 | 180.0 | 9.5 | 1.69 | 1.69 | 0.63 | 4.0 | 8.0 | Q2 | | BQ298006RUGT | X2QFN | RUG | 8 | 250 | 180.0 | 9.5 | 1.69 | 1.69 | 0.63 | 4.0 | 8.0 | Q2 | | BQ298009RUGR | X2QFN | RUG | 8 | 3000 | 180.0 | 9.5 | 1.69 | 1.69 | 0.63 | 4.0 | 8.0 | Q2 | | BQ298009RUGT | X2QFN | RUG | 8 | 250 | 180.0 | 9.5 | 1.69 | 1.69 | 0.63 | 4.0 | 8.0 | Q2 | | BQ298010RUGR | X2QFN | RUG | 8 | 3000 | 180.0 | 9.5 | 1.69 | 1.69 | 0.63 | 4.0 | 8.0 | Q2 | | BQ298010RUGT | X2QFN | RUG | 8 | 250 | 180.0 | 9.5 | 1.69 | 1.69 | 0.63 | 4.0 | 8.0 | Q2 | | BQ298012RUGR | X2QFN | RUG | 8 | 3000 | 180.0 | 9.5 | 1.69 | 1.69 | 0.63 | 4.0 | 8.0 | Q2 | | BQ298012RUGT | X2QFN | RUG | 8 | 250 | 180.0 | 9.5 | 1.69 | 1.69 | 0.63 | 4.0 | 8.0 | Q2 | | BQ298015RUGR | X2QFN | RUG | 8 | 3000 | 180.0 | 9.5 | 1.69 | 1.69 | 0.63 | 4.0 | 8.0 | Q2 | | BQ298015RUGT | X2QFN | RUG | 8 | 250 | 180.0 | 9.5 | 1.69 | 1.69 | 0.63 | 4.0 | 8.0 | Q2 | | BQ298018RUGR | X2QFN | RUG | 8 | 3000 | 180.0 | 9.5 | 1.69 | 1.69 | 0.63 | 4.0 | 8.0 | Q2 | www.ti.com 27-Feb-2021 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | BQ298000RUGR | X2QFN | RUG | 8 | 3000 | 189.0 | 185.0 | 36.0 | | BQ298000RUGT | X2QFN | RUG | 8 | 250 | 189.0 | 185.0 | 36.0 | | BQ298006RUGR | X2QFN | RUG | 8 | 3000 | 189.0 | 185.0 | 36.0 | | BQ298006RUGT | X2QFN | RUG | 8 | 250 | 189.0 | 185.0 | 36.0 | | BQ298009RUGR | X2QFN | RUG | 8 | 3000 | 189.0 | 185.0 | 36.0 | | BQ298009RUGT | X2QFN | RUG | 8 | 250 | 189.0 | 185.0 | 36.0 | | BQ298010RUGR | X2QFN | RUG | 8 | 3000 | 189.0 | 185.0 | 36.0 | | BQ298010RUGT | X2QFN | RUG | 8 | 250 | 189.0 | 185.0 | 36.0 | | BQ298012RUGR | X2QFN | RUG | 8 | 3000 | 189.0 | 185.0 | 36.0 | | BQ298012RUGT | X2QFN | RUG | 8 | 250 | 189.0 | 185.0 | 36.0 | | BQ298015RUGR | X2QFN | RUG | 8 | 3000 | 189.0 | 185.0 | 36.0 | | BQ298015RUGT | X2QFN | RUG | 8 | 250 | 189.0 | 185.0 | 36.0 | | BQ298018RUGR | X2QFN | RUG | 8 | 3000 | 189.0 | 185.0 | 36.0 | NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. C. QFN (Quad Flatpack No-Lead) package configuration. D. This package complies to JEDEC MO-288 variation X2ECD. # RUG (R-PQFP-N8) - NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. - E. Maximum stencil thickness 0,127 mm (5 mils). All linear dimensions are in millimeters. - F. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - G. Side aperture dimensions over-print land for acceptable area ratio > 0.66. Customer may reduce side aperture dimensions if stencil manufacturing process allows for sufficient release at smaller opening. # 重要声明和免责声明 TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款 (https://www.ti.com.cn/zh-cn/legal/termsofsale.html) 或 ti.com.cn 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122 Copyright © 2021 德州仪器半导体技术(上海)有限公司